Please use this identifier to cite or link to this item: http://ir.juit.ac.in:8080/jspui/jspui/handle/123456789/8700
Full metadata record
DC FieldValueLanguage
dc.contributor.authorKirti-
dc.contributor.authorSohal, Harsh-
dc.contributor.authorJain, Shruti-
dc.date.accessioned2022-12-22T10:46:47Z-
dc.date.available2022-12-22T10:46:47Z-
dc.date.issued2019-
dc.identifier.urihttp://ir.juit.ac.in:8080/jspui/jspui/handle/123456789/8700-
dc.description.abstractThe hardware implementation of a low power digital system design is proposed to pre-process the Electrocardiogram (ECG) using an FPGA board. The system implementation of the pre-processing module consists of removal of two prominent noises namely Electromyography and Base Line Wander using two different types of filters comprising Low Pass Filter and High Pass Filter. Model-Based design of Finite Impulse response filter is implemented using Xilinx System Generator targeting ZedBoard Zynq-7000 evaluation board using XILINX VIVADO tool. To obtain the optimized resource utilization and power consumption various conventional windows has been compared. Kaiser and Bartlett's window shows the best performances as it utilizes only 0.41% of LUT and 0.37% of registers. These windows also consume only 35 mW of power in contrast to other windowing methods. The hardware implementation of the selected pre-processing module will be used in wearable and portable ECG module in the future.en_US
dc.language.isoenen_US
dc.publisherJaypee University of Information Technology, Solan, H.P.en_US
dc.subjectBiomedical signalen_US
dc.subjectFPGAen_US
dc.subjectECGen_US
dc.titleFPGA implementation of Power-Efficient ECG pre-processing blocken_US
dc.typeArticleen_US
Appears in Collections:Journal Articles

Files in This Item:
File Description SizeFormat 
FPGA implementation of Power-Efficient ECG pre-processing block.pdf741.16 kBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.