Please use this identifier to cite or link to this item: http://ir.juit.ac.in:8080/jspui/jspui/handle/123456789/9265
Title: FPGA implementation of collateral and sequence pre-processing modules for low power ECG denoising module
Authors: Kirti
Soha, Harsh
Jain, Shruti
Keywords: Electrocardiogram
Baseline wander
Field programmable gate array
Issue Date: 2022
Publisher: Jaypee University of Information Technology, Solan, H.P.
Abstract: ECG signal recording easily suffers from interferences in the environment, such as patient movement, and position of electrodes. For primary diagnosis, doctors need noise-free ECG signals. This paper presents the hardware implementation of denoising of ECG signals using various types of linear windowing techniques and non-linear discrete wavelet transform (DWT) on the proposed architectures using FPGA. DWT has extensive usage in different image processing applications as image compression and information hiding. The simulation results obtained from various techniques and architectures are compared using MATLAB and XILINX VIVADO EDA tools. The performance evaluation of the proposed methodology is evaluated on the basis of resource utilization and on-chip power consumption on the different FPGA boards (Virtex, Kintex, and Zedboards) using VIVADO. From the simulation results, inference has been drawn that Haar wavelet consumes only 0.76% of LUTs, 5.03% of slice registers and 6.7% of DSPs in comparison with other wavelet and window techniques using Zedboard. The Haar wavelet based pre-processor design only consumes 136 mW of on-chip power. The proposed pre-processing module can be used in wearable and portable biomedical equipments.
URI: http://ir.juit.ac.in:8080/jspui/jspui/handle/123456789/9265
Appears in Collections:Journal Articles



Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.